# 8-Bit Serial or Parallel-Input/Serial-Output Shift Register with 3-State Output

# **High-Performance Silicon-Gate CMOS**

The MC74HC589A device consists of an 8-bit storage latch which feeds parallel data to an 8-bit shift register. Data can also be loaded serially (see the Function Table). The shift register output,  $Q_{\rm H}$ , is a 3-state output, allowing this device to be used in bus-oriented systems.

The HC589A directly interfaces with the SPI serial data port on CMOS MPUs and MCUs.

#### **Features**

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7 A
- Chip Complexity: 526 FETs or 131.5 Equivalent Gates
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



# ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAMS



PDIP-16 N SUFFIX CASE 648



SOIC-16 D SUFFIX CASE 751B





TSSOP-16 DT SUFFIX CASE 948F





SOEIAJ-16 F SUFFIX CASE 966



A = Assembly Location

WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
G = Pb-Free Package
Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.



Figure 1. Logic Diagram

#### **ORDERING INFORMATION**

| Device          | Package                | Shipping <sup>†</sup> |
|-----------------|------------------------|-----------------------|
| MC74HC589ANG    | PDIP-16<br>(Pb-Free)   | 25 Units / Rail       |
| MC74HC589ADG    | SOIC-16<br>(Pb-Free)   | 48 Units / Rail       |
| MC74HC589ADR2G  | SOIC-16<br>(Pb-Free)   | 2500 Tape & Reel      |
| MC74HC589ADTR2G | TSSOP-16*              | 2500 Tape & Reel      |
| MC74HC589AFELG  | SOEIAJ-16<br>(Pb-Free) | 2000 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>This package is inherently Pb-Free.

#### **MAXIMUM RATINGS**

| Symbol               | P                                       | arameter                                                                             | Value                     | Unit |
|----------------------|-----------------------------------------|--------------------------------------------------------------------------------------|---------------------------|------|
| V <sub>CC</sub>      | DC Supply Voltage                       | (Referenced to GND)                                                                  | -0.5 to +7.0              | V    |
| V <sub>in</sub>      | DC Input Voltage                        | (Referenced to GND)                                                                  | $-0.5 \le V_{CC} + 0.5$   | V    |
| V <sub>out</sub>     | DC Output Voltage                       | (Referenced to GND)                                                                  | $-0.5 \le V_{CC} + 0.5$   | V    |
| I <sub>in</sub>      | DC Input Current, per Pin               |                                                                                      | ±20                       | mA   |
| I <sub>out</sub>     | DC Output Current, per Pin              |                                                                                      | ±35                       | mA   |
| I <sub>CC</sub>      | DC Supply Current, $V_{CC}$ and GND Pin | s                                                                                    | ± 75                      | mA   |
| I <sub>GND</sub>     | DC Ground Current per Ground Pin        |                                                                                      | ± 75                      | mA   |
| T <sub>STG</sub>     | Storage Temperature Range               |                                                                                      | -65 to +150               | °C   |
| TL                   | Lead Temperature, 1 mm from Case for    | or 10 Seconds                                                                        | 260                       | °C   |
| TJ                   | Junction Temperature Under Bias         |                                                                                      | + 150                     | °C   |
| $\theta_{\sf JA}$    | Thermal Resistance                      | PDIP<br>SOIC<br>TSSOP                                                                | 78<br>112<br>148          | °C/W |
| P <sub>D</sub>       | Power Dissipation in Still Air at 85°C  | PDIP<br>SOIC<br>TSSOP                                                                | 750<br>500<br>450         | mW   |
| MSL                  | Moisture Sensitivity                    |                                                                                      | Level 1                   |      |
| F <sub>R</sub>       | Flammability Rating                     | Oxygen Index: 30% – 35%                                                              | UL 94 V-0 @ 0.125 in      |      |
| V <sub>ESD</sub>     | ESD Withstand Voltage                   | Human Body Model (Note 1)<br>Machine Model (Note 2)<br>Charged Device Model (Note 3) | > 4000<br>> 200<br>> 1000 | V    |
| I <sub>Latchup</sub> | Latchup Performance                     | Above V <sub>CC</sub> and Below GND at 85°C (Note 4)                                 | ±300                      | mA   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Tested to EIA/JESD22-A114-A.

- 2. Tested to EIA/JESD22-A115-A.
- 3. Tested to JESD22-C101-A.
- 4. Tested to EIA/JESD78.

# **RECOMMENDED OPERATING CONDITIONS**

| Symbol                                | Parameter                                | Min                                                                                                 | Max         | Unit                      |    |
|---------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------|---------------------------|----|
| V <sub>CC</sub>                       | DC Supply Voltage                        | (Referenced to GND)                                                                                 | 2.0         | 6.0                       | V  |
| V <sub>in</sub> ,<br>V <sub>out</sub> | DC Input Voltage, Output Voltage         | (Referenced to GND)                                                                                 | 0           | V <sub>CC</sub>           | V  |
| T <sub>A</sub>                        | Operating Temperature, All Package Types |                                                                                                     | - 55        | + 125                     | °C |
| t <sub>r</sub> , t <sub>f</sub>       | Input Rise and Fall Time (Figure 3)      | $V_{CC} = 2.0 \text{ V}$ $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 4.5 \text{ V}$ $V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>800<br>500<br>400 | ns |

5. Unused inputs may not be left open. All inputs must be tied to a high-logic voltage level or a low-logic input voltage level.

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND, Note NO TAG)

|                 |                                                      |                                                                                                                                                                                | V <sub>CC</sub>          | Guaran                    | teed Limi                 | t                         |      |
|-----------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol          | Parameter                                            | Test Conditions                                                                                                                                                                | V                        | -55°C to 25°C             | ≤ <b>85°C</b>             | ≤125°C                    | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage                  | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                        | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                   | $V_{out}$ = 0.1 V or $V_{CC}$ - 0.1 V $ I_{out}  \le 20 \mu A$                                                                                                                 | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | V    |
| V <sub>OH</sub> | Minimum High-Level<br>Output Voltage                 | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                                        | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | V    |
|                 |                                                      | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}$ $ I_{\text{out}}  \leq 2.4 \text{ mA}$ $ I_{\text{out}}  \leq 6.0 \text{ mA}$ $ I_{\text{out}}  \leq 7.8 \text{ mA}$ | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.20<br>3.70<br>5.20      |      |
| V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage                  | $V_{in} = V_{IH}$ $ I_{out}  \le 20 \mu A$                                                                                                                                     | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | V    |
|                 |                                                      | $\begin{array}{c c} V_{in} = V_{IH} \text{ or } V_{IL} & \qquad &  I_{out}  \leq 2.4 \text{ mA} \\  I_{out}  \leq 6.0 \text{ mA} \\  I_{out}  \leq 7.8 \text{ mA} \end{array}$ | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26      | 0.33<br>0.33<br>0.33      | 0.40<br>0.40<br>0.40      |      |
| I <sub>in</sub> | Maximum Input Leakage<br>Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                                       | 6.0                      | ±0.1                      | ±1.0                      | ±1.0                      | μΑ   |
| I <sub>OZ</sub> | Maximum Three-State<br>Leakage Current               | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND                                                                                         | 6.0                      | ±0.5                      | ±5.0                      | ±10                       | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent<br>Supply Current<br>(per Package) | $\begin{aligned} &V_{in} = V_{CC} \text{ or GND} \\ &I_{out} = 0  \mu\text{A} \end{aligned}$                                                                                   | 6.0                      | 4                         | 40                        | 160                       | μΑ   |

# $\textbf{AC ELECTRICAL CHARACTERISTICS} \ (C_L = 50 \ \text{pF, Input} \ t_f = t_f = 6 \ \text{ns, Notes NO TAG and NO TAG)}$

|                                        |                                                                                            | V <sub>CC</sub>          | Guaran                 | teed Limi              | t                      |      |
|----------------------------------------|--------------------------------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                 | Parameter                                                                                  | V                        | -55°C to 25°C          | ≤ <b>85°C</b>          | ≤125°C                 | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle) (Figures 4 and10)                                 | 2.0<br>3.0<br>4.5<br>6.0 | 6.0<br>15<br>30<br>35  | 4.8<br>10<br>24<br>28  | 4.0<br>8.0<br>20<br>24 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Latch Clock to Q <sub>H</sub> (Figures 3 and 10)                | 2.0<br>3.0<br>4.5<br>6.0 | 175<br>100<br>40<br>30 | 225<br>110<br>50<br>40 | 275<br>125<br>60<br>50 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Shift Clock to Q <sub>H</sub> (Figures 4 and 10)                | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>90<br>30<br>25  | 200<br>130<br>40<br>30 | 240<br>160<br>48<br>40 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Serial Shift/Parallel Load to Q <sub>H</sub> (Figures 6 and 10) | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>90<br>30<br>25  | 200<br>130<br>40<br>30 | 240<br>160<br>48<br>40 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q <sub>H</sub> (Figures 5 and 11)              | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>80<br>27<br>23  | 170<br>100<br>30<br>25 | 200<br>130<br>40<br>30 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Q <sub>H</sub> (Figures 5 and 11)              | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>80<br>27<br>23  | 170<br>100<br>30<br>25 | 200<br>130<br>40<br>30 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 3 and 10)                              | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>23<br>12<br>10   | 75<br>27<br>15<br>13   | 90<br>31<br>18<br>15   | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                  | -                        | 10                     | 10                     | 10                     | pF   |
| C <sub>out</sub>                       | Maximum Three-State Output Capacitance (Output in High-Impedance State)                    | -                        | 15                     | 15                     | 15                     | pF   |

|          |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    | ĺ |
|----------|----------------------------------------------|-----------------------------------------|----|---|
| $C_{PD}$ | Power Dissipation Capacitance (per Package)* | 50                                      | pF | ĺ |

<sup>\*</sup>Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

# **TIMING REQUIREMENTS** (Input $t_r = t_f = 6$ ns, Note NO TAG)

|                                 |                                                                                | V <sub>CC</sub>          | Guaranteed Limit          |                           |                           |      |
|---------------------------------|--------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol                          | Parameter                                                                      | V                        | -55°C to 25°C             | ≤ <b>85°C</b>             | ≤125°C                    | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, A-H to Latch Clock (Figure 7)                              | 2.0<br>3.0<br>4.5<br>6.0 | 100<br>40<br>20<br>17     | 125<br>50<br>25<br>21     | 150<br>60<br>30<br>26     | ns   |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Data Input S <sub>A</sub> to Shift Clock (Figure 8) | 2.0<br>3.0<br>4.5<br>6.0 | 100<br>40<br>20<br>17     | 125<br>50<br>25<br>21     | 150<br>60<br>30<br>26     | ns   |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Shift/Parallel Load to Shift Clock (Figure 9)       | 2.0<br>3.0<br>4.5<br>6.0 | 100<br>40<br>20<br>17     | 125<br>50<br>25<br>21     | 150<br>60<br>30<br>26     | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Latch Clock to A–H (Figure 7)                               | 2.0<br>3.0<br>4.5<br>6.0 | 25<br>10<br>5<br>5        | 30<br>12<br>6<br>6        | 40<br>15<br>8<br>7        | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Shift Clock to Serial Data Input S <sub>A</sub> (Figure 8)  | 2.0<br>3.0<br>4.5<br>6.0 | 5<br>5<br>5<br>5          | 5<br>5<br>5<br>5          | 5<br>5<br>5<br>5          | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Shift Clock<br>(Figure 4)                                 | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>40<br>15<br>13      | 95<br>50<br>19<br>16      | 110<br>60<br>23<br>19     | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Latch Clock<br>(Figure 3)                                 | 2.0<br>3.0<br>4.5<br>6.0 | 80<br>40<br>16<br>14      | 100<br>50<br>20<br>17     | 120<br>60<br>24<br>20     | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Serial Shift/Parallel Load (Figure 6)                     | 2.0<br>3.0<br>4.5<br>6.0 | 80<br>40<br>16<br>14      | 100<br>50<br>20<br>17     | 120<br>60<br>24<br>20     | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 3)                                | 2.0<br>3.0<br>4.5<br>6.0 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | ns   |

# **FUNCTION TABLE**

|                                                                                  |                  |                                | Input          | S              |                                   |                           | F                         | Resulting Funct                            | ion                      |
|----------------------------------------------------------------------------------|------------------|--------------------------------|----------------|----------------|-----------------------------------|---------------------------|---------------------------|--------------------------------------------|--------------------------|
| Operation                                                                        | Output<br>Enable | Serial Shift/<br>Parallel Load | Latch<br>Clock | Shift<br>Clock | Serial<br>Input<br>S <sub>A</sub> | Parallel<br>Inputs<br>A-H | Data<br>Latch<br>Contents | Shift<br>Register<br>Contents              | Output<br>Q <sub>H</sub> |
| Force Output into High<br>Impedance State                                        | Н                | Х                              | Х              | Х              | Х                                 | Х                         | Х                         | Х                                          | Z                        |
| Load Parallel Data into Data<br>Latch                                            | L                | Н                              |                | L, H, ∕        | Х                                 | a-h                       | a-h                       | U                                          | U                        |
| Transfer Latch Contents to<br>Shift Register                                     | L                | L                              | L, H, ∕        | Х              | Х                                 | Х                         | U                         | $LR_N \!\to \! SR_N$                       | LR <sub>H</sub>          |
| Contents of Input Latch and<br>Shift Register are Unchanged                      | L                | Н                              | L, H, <i>`</i> | L, H, ∕        | Х                                 | Х                         | U                         | U                                          | U                        |
| Load Parallel Data into Data<br>Latch and Shift Register                         | L                | L                              |                | Х              | Х                                 | a-h                       | a-h                       | a-h                                        | h                        |
| Shift Serial Data into Shift<br>Register                                         | L                | Н                              | Х              |                | D                                 | Х                         | *                         | $SR_A = D,$<br>$SR_N \rightarrow SR_{N+1}$ | $SR_G \to SR_H$          |
| Load Parallel Data in Data<br>Latch and Shift Serial Data<br>into Shift Register | L                | Н                              |                |                | D                                 | a-h                       | a-h                       | $SR_A = D, \\ SR_N \rightarrow SR_{N+1}$   | $SR_G \to SR_H$          |

LR = latch register contents

SR = shift register contents

a-h = data at parallel data inputs A-H D = data (L, H) at serial data input  $S_A$ 

U = remains unchanged

X = don't careZ = high impedance

\* = depends on Latch Clock input

# **Switching Waveforms**



Figure 3. (Serial Shift/Parallel Load = L)



Figure 4. (Serial Shift/Parallel Load = H)



Figure 5.



Figure 6.

# **Switching Waveforms**



Figure 7.

Figure 8.



Figure 9.





 $\begin{array}{c|c} & \text{TEST POINT} \\ \hline \\ \text{DEVICE} \\ \text{UNDER} \\ \text{TEST} \end{array} \begin{array}{c} \text{OUTPUT} & \text{$1$ k}\Omega \\ \text{$1$ k}\Omega \\ \text{$C_L^*$} \end{array} \begin{array}{c} \text{CONNECT TO $V_{CC}$ WHEN TESTING $t_{PLZ}$ AND $t_{PZH}$.} \\ \text{CONNECT TO GND WHEN TESTING $t_{PHZ}$ AND $t_{PZH}$.} \end{array}$ 

\*Includes all probe and jig capacitance.

Figure 10. Test Circuit

Figure 11. Test Circuit

#### Pin Descriptions

#### **Data Inputs**

# A, B, C, D, E, F, G, H (Pins 15, 1, 2, 3, 4, 5, 6, 7)

Parallel data inputs. Data on these inputs are stored in the data latch on the rising edge of the Latch Clock input.

# **S<sub>A</sub>** (Pin 14)

Serial data input. Data on this input is shifted into the shift register on the rising edge of the Shift Clock input if Serial Shift/Parallel Load is high. Data on this input is ignored when Serial Shift/Parallel Load is low.

#### **Control Inputs**

# Serial Shift/Parallel Load (Pin 13)

Shift register mode control. When a high level is applied to this pin, the shift register is allowed to serially shift data. When a low level is applied to this pin, the shift register accepts parallel data from the data latch.

#### Shift Clock (Pin 11)

Serial shift clock. A low-to-high transition on this input shifts data on the serial data input into the shift register and

data in stage H is shifted out Q<sub>H</sub>, being replaced by the data previously stored in stage G.

# Latch Clock (Pin 12)

Data latch clock. A low-to-high transition on this input loads the parallel data on inputs A-H into the data latch.

### **Output Enable (Pin 10)**

Active—low output enable A high level applied to this pin forces the  $Q_H$  output into the high impedance state. A low level enables the output. This control does not affect the state of the input latch or the shift register.

# Output

#### Q<sub>H</sub> (Pin 9)

Serial data output. This pin is the output from the last stage of the shift register. This is a 3–state output.



Figure 12. Timing Diagram



\*Stages C thru G (not shown in detail) are identical to stages A and B above.

Figure 13. Logic Detail

# **PACKAGE DIMENSIONS**

PDIP-16 CASE 648-08 **ISSUE T** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIM | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.740 | 0.770 | 18.80  | 19.55  |
| В   | 0.250 | 0.270 | 6.35   | 6.85   |
| C   | 0.145 | 0.175 | 3.69   | 4.44   |
| D   | 0.015 | 0.021 | 0.39   | 0.53   |
| F   | 0.040 | 0.70  | 1.02   | 1.77   |
| G   | 0.100 | BSC   | 2.54   | BSC    |
| Н   | 0.050 | BSC   | 1.27   | BSC    |
| J   | 0.008 | 0.015 | 0.21   | 0.38   |
| K   | 0.110 | 0.130 | 2.80   | 3.30   |
| L   | 0.295 | 0.305 | 7.50   | 7.74   |
| М   | 0°    | 10 °  | 0 °    | 10 °   |
| S   | 0.020 | 0.040 | 0.51   | 1.01   |

# **PACKAGE DIMENSIONS**

SOIC-16 CASE 751B-05 ISSUE K



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.80   | 10.00  | 0.386 | 0.393 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| M   | 0°     | 7°     | 0°    | 7°    |
| P   | 5.80   | 6.20   | 0.229 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.010 |

# **SOLDERING FOOTPRINT**



#### PACKAGE DIMENSIONS

#### TSSOP-16 CASE 948F-01 **ISSUE B**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER.
  - 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS.
  - FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

    4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

    5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K
  - (0.003) TOTAL IN EXCESS OF THE K
    DIMENSION AT MAXIMUM MATERIAL
    CONDITION.
    6. TERMINAL NUMBERS ARE SHOWN FOR

  - REFERENCE ONLY.

    7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–.

|     | MILLIMETERS |                    | INC         | HES   |  |
|-----|-------------|--------------------|-------------|-------|--|
| DIM | MIN         | MAX                | MIN         | MAX   |  |
| Α   | 4.90        | 5.10               | 0.193       | 0.200 |  |
| В   | 4.30        | 4.50               | 0.169       | 0.177 |  |
| С   |             | 1.20               |             | 0.047 |  |
| D   | 0.05        | 0.15               | 0.002       | 0.006 |  |
| F   | 0.50        | 0.75               | 0.020       | 0.030 |  |
| G   | 0.65        | BSC                | 0.026       | BSC   |  |
| Н   | 0.18        | 0.28               | 0.007       | 0.011 |  |
| J   | 0.09        | 0.20               | 0.004       | 0.008 |  |
| J1  | 0.09        | 0.16               | 0.004       | 0.006 |  |
| Κ   | 0.19        | 0.30               | 0.007       | 0.012 |  |
| K1  | 0.19        | 0.25               | 0.007 0.010 |       |  |
| Ĺ   | 6.40        | 6.40 BSC 0.252 BSC |             |       |  |
| М   | 0°          | 8°                 | 0°          | 8°    |  |



DIMENSIONS: MILLIMETERS

1.26

#### PACKAGE DIMENSIONS

SOEIAJ-16 CASE 966-01 **ISSUE A** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI DIMENSIONING AND TOLERANCING PER Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
- B. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018).

|                | MILLIMETERS |       | S INCHES    |       |
|----------------|-------------|-------|-------------|-------|
| DIM            | MIN         | MAX   | MIN         | MAX   |
| Α              |             | 2.05  |             | 0.081 |
| A <sub>1</sub> | 0.05        | 0.20  | 0.002       | 0.008 |
| b              | 0.35        | 0.50  | 0.014       | 0.020 |
| C              | 0.10        | 0.20  | 0.007       | 0.011 |
| D              | 9.90        | 10.50 | 0.390       | 0.413 |
| Ε              | 5.10        | 5.45  | 0.201       | 0.215 |
| е              | 1.27        | BSC   | 0.050       | BSC   |
| ΗE             | 7.40        | 8.20  | 0.291       | 0.323 |
| ٦              | 0.50        | 0.85  | 0.020       | 0.033 |
| π              | 1.10        | 1.50  | 0.043       | 0.059 |
| M              | 0 °         | 10 °  | 0 °         | 10 °  |
| $Q_1$          | 0.70        | 0.90  | 0.028 0.035 |       |
| Z              |             | 0.78  |             | 0.031 |

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative